industry news
Subscribe Now

Sonics Upgrades SoC Development Environment and Flagship NoC to Improve Chip Architecture Optimization and SoC Resiliency

Milpitas, Calif. – November 17, 2015 – Sonics, Inc., the world’s foremost supplier of on-chip network (NoC) technologies and services, today introduced new versions of its SonicsStudio® system-on-chip (SoC) development environment and SonicsGN® NoC. Sonics has enhanced the Director graphical user interface in SonicsStudio release 8.1 to be more responsive with larger SoC designs and to deliver fast, static performance analysis that aids designers in optimizing their SoC architecture to satisfy their application requirements across the full range of system use cases. SonicsGN release 3.1 includes new timeout error detection capability that identifies IP cores that fail to accept or complete their required transactions. Such error conditions typically result from either software defects in IP core programming or transient hardware failures. In addition, Sonics has improved its legacy interface support for ARM AMBA-based SoC designs.

“The best time to ensure that chips perform to specification is early in the architecture stage of development,” said Drew Wingard, CTO of Sonics. “Much like static timing analysis, static performance analysis provides a big jump forward for SonicsStudio users to explore, refine, and optimize their chip architecture to meet performance specifications before they get into detailed RTL or SystemC simulation. The tool shows designers exactly where the opportunities exist to refine their chosen network topology or optimize the links between network nodes in their SoC for better throughput. Adding timeout error detection to our SonicsGN hardware helps to both accelerate the software bring up process and increase SoC resiliency against hardware failures.”

Sonics has upgraded the SonicsStudio development environment with calculations that statically predict the performance capacities of the SoC architect’s chosen network configuration. For each of the system use case scenarios, the architect describes the associated throughput characteristics and requirements either in a structured table or by automatically extracting that information from the simulation stimulus for that use case. SonicsStudio produces a set of report tables that compare the network’s configured capacity versus the required throughput and highlights any discrepancies, together with their cause. This information is invaluable in guiding the architect to re-optimize the network to achieve performance requirements with minimum area.

By leveraging the same use case data that designers capture to automatically generate performance simulations, Sonics can statically characterize the chip performance before the simulations are ever run. Static analysis is much faster than simulation and more importantly, directly identifies the performance limitations and improvement opportunities for the user. This greatly reduces the number of iterations during the architecture phase and shortens the amount of time needed to achieve a design configuration that meets performance requirements.

Sonics has also upgraded SonicsGN to provide timeout error detection at the network level that avoids “hanging” conditions for IP components other than processor cores, which typically have their own timeout safeguards. Timeout detection as a class of error detection is important in making distributed, heterogeneous SoCs more resilient, particularly in applications that need high reliability. It is also valuable in debugging the initial bring up of driver software on an SoC because such low-level code may incorrectly program IP cores to an unsupported state, often causing the system to “hang.”

Finally, Sonics has updated its support for legacy ARM AMBA interfaces in the SonicsStudio design environment as well as the SonicsGN NoC. SonicsStudio now includes full support for the ARM AHB protocol with performance-oriented transactor models at both the master and slave side. SonicsGN now features improved support for the APB interface.

SonicsStudio 8.1 and SonicsGN 3.1 are available now. Contact your Sonics sales representative for more information.

About Sonics, Inc.

Sonics, Inc. (Milpitas, Calif.) is the trusted leader in on-chip network (NoC) and power-management technologies used by the world’s top semiconductor and electronics product companies, including Broadcom®, Intel®, Marvell®, MediaTek, and Microchip®. Sonics was the first company to develop and commercialize NoCs, accelerating volume production of complex systems-on-chip (SoC) that contain multiple processor cores. Sonics’ ICE-Grain Power Architecture is the IP industry’s first complete power management solution, which enables SoC designers to exploit “dark silicon” states to save more energy than conventional software-based approaches. Sonics is also a catalyst for ongoing discussions about design methodology change via the Agile IC Methodology LinkedIn group. Sonics holds approximately 150 patent properties supporting customer products that have shipped more than four billion SoCs. For more information, visit sonicsinc.com, and follow us on Twitter (@sonicsinc) and LinkedIn.

Leave a Reply

featured blogs
Apr 26, 2024
LEGO ® is the world's most famous toy brand. The experience of playing with these toys has endured over the years because of the innumerable possibilities they allow us: from simple textbook models to wherever our imagination might take us. We have always been driven by ...
Apr 26, 2024
Biological-inspired developments result in LEDs that are 55% brighter, but 55% brighter than what?...
Apr 25, 2024
See how the UCIe protocol creates multi-die chips by connecting chiplets from different vendors and nodes, and learn about the role of IP and specifications.The post Want to Mix and Match Dies in a Single Package? UCIe Can Get You There appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured paper

Designing Robust 5G Power Amplifiers for the Real World

Sponsored by Keysight

Simulating 5G power amplifier (PA) designs at the component and system levels with authentic modulation and high-fidelity behavioral models increases predictability, lowers risk, and shrinks schedules. Simulation software enables multi-technology layout and multi-domain analysis, evaluating the impacts of 5G PA design choices while delivering accurate results in a single virtual workspace. This application note delves into how authentic modulation enhances predictability and performance in 5G millimeter-wave systems.

Download now to revolutionize your design process.

featured chalk talk

Automotive/Industrial PSoC™ High Voltage (HV) Overview
Sponsored by Mouser Electronics and Infineon
In this episode of Chalk Talk, Amelia Dalton and Marcelo Williams Silva from Infineon explore the multitude of benefits of Infineon’s PSoC 4 microcontroller family. They examine how the high precision analog blocks, high voltage subsystem, and integrated communication interfaces of these solutions can make a big difference when it comes to the footprint size, bill of materials and functional safety of your next automotive design.
Sep 12, 2023
27,983 views