industry news
Subscribe Now

Using Agile Analog’s process-agnostic Analog IPs can help solve current Semiconductor capacity challenges

Cambridge, UK 5 May, 2022. The current Fab capacity challenges within the Semiconductor industry have resulted in ASIC and Fabless companies evaluating multiple foundries in order to meet chip production forecasts for the next several quarters. Agile Analog’s process agnostic Composa™ technology addresses the problem of portability of the analog IP cores that have traditionally required re-engineering to suit each different silicon process technology.

“This process specific re-spin each time a different foundry is used consumes valuable engineering effort that could be better focussed on value-added differentiating design work,” explained Barry Paterson, VP Product Marketing at Agile Analog. “When customers integrate our analog IP cores in their designs, we can automatically generate new versions of the IP using the PDK for a different process to enable access to capacity.

The capability to enable access to any process technology also helps customers when moving to next generation of a product family that is typically on a smaller process node. The majority of enhancements usually occur in the digital implementation while the analog IP that provides foundation analog functionality, data conversion and power conversion typically remains constant. Maintaining the analog IP performance and features while having it regenerated by Agile Analog for a smaller process node allows customers to focus their valuable analog design engineers on innovative and differentiating design work rather than having to process port all analog circuits.

About Agile Analog Ltd.
Analog IP needs to be different for each design. That is why Agile Analog™ has made a new way of doing things, conceived by some of the best minds in the industry. We provide a wide range of analog IP that is customised to your needs quickly, to a higher quality, and on any semiconductor process. Contact us at www.agileanalog.com to find out more.

Leave a Reply

featured blogs
Nov 5, 2024
Learn about Works With Virtual, the premiere IoT developer event. Specifically for IoT developers, Silicon Labs will help you to accelerate IoT development. ...
Nov 13, 2024
Implementing the classic 'hand coming out of bowl' when you can see there's no one under the table is very tempting'¦...

featured video

Introducing FPGAi – Innovations Unlocked by AI-enabled FPGAs

Sponsored by Intel

Altera Innovators Day presentation by Ilya Ganusov showing the advantages of FPGAs for implementing AI-based Systems. See additional videos on AI and other Altera Innovators Day in Altera’s YouTube channel playlists.

Learn more about FPGAs for Artificial Intelligence here

featured paper

Quantized Neural Networks for FPGA Inference

Sponsored by Intel

Implementing a low precision network in FPGA hardware for efficient inferencing provides numerous advantages when it comes to meeting demanding specifications. The increased flexibility allows optimization of throughput, overall power consumption, resource usage, device size, TOPs/watt, and deterministic latency. These are important benefits where scaling and efficiency are inherent requirements of the application.

Click to read more

featured chalk talk

Industrial Internet of Things
Sponsored by Mouser Electronics and CUI Inc.
In this episode of Chalk Talk, Amelia Dalton and Bruce Rose from CUI Inc explore power supply design concerns associated with IIoT applications. They investigate the roles that thermal conduction and convection play in these power supplies and the benefits that CUI Inc. power supplies bring to these kinds of designs.
Aug 16, 2024
50,900 views