industry news
Subscribe Now

AppliedMicro’s PacketPro Multi-core APM8639x SoC Family Supports Subsystem Isolation with Asymmetric Multiprocessing

SUNNYVALE, Calif.  – March 31, 2011 – Applied Micro Circuits Corporation, or AppliedMicro (NASDAQ:AMCC), today announced the availability of “Diamondback” APM86392 and APM86391, the newest members of its PacketPro™ family of multi-core embedded processing devices. Through an innovative asymmetric multiprocessing (AMP) capability, these devices enable two or more independent subsystems to operate concurrently with effective isolation on a single chip. This feature improves application performance and offers higher reliability. It is also designed to provide an easier migration to multicore designs with greater flexibility for a wide range of embedded applications in networking, storage, printing, imaging, and multimedia access systems.

Traditional multi-core processors force software engineers to dedicate one of the cores as a master to control the operations of the other slave cores. By harnessing innovative features of the PacketPro family enabled by AppliedMicro’s Scalable Lightweight Intelligent Management processor (SLIMpro™) subsystem, developers can implement AMP on APM8639x processors without dedicating one of the cores as a master. This enables completely separate and isolated partitions on a single chip, each with independent operating systems, applications, software, processing bandwidth, I/O and cache. Each subsystem is decoupled from other subsystems during software updates, crashes, rebooting, peak performance demands or other events that can interrupt continuous operations.

“In instances of a system fail requiring complete reboot, the PacketPro allows the decoupling of cores without interruption or impact of other subsystems running on the same embedded SoC device,” said Jim Johnston, Senior Director of Marketing at AppliedMicro. “Before this, both subsystems would have to be taken down to reboot one operating system due to dependencies from shared cache memory and other resources. AppliedMicro’s approach provides each processor with separate and virtualized access to processor resources that one subsystem can continue operation even if any of the other ones becomes inoperative.”

Additionally, AppliedMicro’s AMP approach is designed to aid developers who are migrating from single-core to multi-core designs by allowing them to consolidate several applications onto one SoC without the re-engineering that typically accompanies  porting of software to a multi-core environment, thereby reducing overall development time and bill-of-material costs while accelerating time to market. The PacketPro family of devices also utilizes the SLIMpro subsystem to manage multiple power islands on the SoC to meet low-power, energy efficiency requirements.

“Working hand-in-hand with our customers gave AppliedMicro great insight on the needs of next-generation platforms,” said Vinay Ravuri, Vice President and General Manager, Processor Business Unit. “PacketPro asymmetric multiprocessing is one of the capabilities developers need because they must effectively manage multiple operating systems and applications on a single chip. The non-blocking architecture of PacketPro is arbitrated by superior queue management and traffic management so that each individual application never suffers from a lack of processing resources, ensuring the highest reliability and uninterrupted performance.” 

AppliedMicro’s Diamondback APM86391 single core devices and APM86292 dual-core processors feature PowerPC® 465 processing cores operating at up to 1.0GHz with floating point units, 32 KB I- and 32KB D-cache, 256 KB L2 cache per processor, 32-bit DDR at 1066 Mbps DDR3 memory controller with optional ECC. High-speed interfaces consist of GE ports with in-line classification, security and TCP/IP offload, three single lane PCI-e Gen 2, two USB 2.0 host with integrated PHYs, one USB 2.0 OTG with integrated PHY, and one SATA 2.0 ports.

The Serengeti evaluation platform is available now running up to 1.0GHz and exposes all interfaces available on the SoC. The PacketPro family is supported by an ecosystem of third-party suppliers such as WindRiver® , VxWorks®, Free BSD®, Enea®, NetBSD and others.

Samples quantities of AppliedMicro’s APM8639x SoCs are available now with production quantities expected later this year. For more information about PacketPro and other AppliedMicro processing products, visit:http://www.apm.com/products/process.html

AppliedMicro Overview

AppliedMicro is a global leader in energy conscious computing solutions for telco, enterprise, data center, consumer and SMB applications. With a 30-year heritage as an innovator in high-speed connectivity and high performance embedded processing, AppliedMicro employs patented Power Architecture® SoCs to provide energy efficient products that can deliver up to a 40 percent reduction in power consumption without sacrificing performance. AppliedMicro’s corporate headquarters are located in Sunnyvale, California. Sales and engineering offices are located throughout the world. For further information regarding AppliedMicro, visit the company’s Web site at http://www.apm.com

Leave a Reply

featured blogs
Nov 12, 2024
The release of Matter 1.4 brings feature updates like long idle time, Matter-certified HRAP devices, improved ecosystem support, and new Matter device types....
Nov 13, 2024
Implementing the classic 'hand coming out of bowl' when you can see there's no one under the table is very tempting'¦...

featured video

Introducing FPGAi – Innovations Unlocked by AI-enabled FPGAs

Sponsored by Intel

Altera Innovators Day presentation by Ilya Ganusov showing the advantages of FPGAs for implementing AI-based Systems. See additional videos on AI and other Altera Innovators Day in Altera’s YouTube channel playlists.

Learn more about FPGAs for Artificial Intelligence here

featured paper

Quantized Neural Networks for FPGA Inference

Sponsored by Intel

Implementing a low precision network in FPGA hardware for efficient inferencing provides numerous advantages when it comes to meeting demanding specifications. The increased flexibility allows optimization of throughput, overall power consumption, resource usage, device size, TOPs/watt, and deterministic latency. These are important benefits where scaling and efficiency are inherent requirements of the application.

Click to read more

featured chalk talk

Driving Next-Gen Efficiency and Productivity to the Battery Lifecycle
Sponsored by Mouser Electronics and Vicor
In this episode of Chalk Talk, Amelia Dalton and David Krakauer from Vicor explore the evolution of battery technology and the specific benefits that power modules bring to battery cell formation, battery testing and battery recycling. They investigate what sets Vicor power modules apart from other solutions on the market today and how you take advantage of Vicor power modules in your next design.
May 24, 2024
36,385 views