industry news
Subscribe Now

Cadence Enhances Unified Custom/Analog Flow to Boost Productivity at Nodes Down to 20nm

Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced major enhancements to its Virtuoso®-based custom/analog flow, boosting productivity across the entire flow from initial design specification to final GDSII and for process nodes down to 20 nanometers. The expanded custom/analog flow–spanning design, implementation, and verification–includes methodology improvements to help designers manage design parasiticsa DFM capability integrated within the Virtuoso environment, and the integrated Virtuoso Power System, which provides a signoff-accurate way to manage power and signal integrity issues. These enhancements, and many more, are aimed at boosting designer productivity across all process nodes. 

“We needed to make a choice between continuing with point tools or embracing a connected methodology,” said Dave Smith, director of engineering at Wolfson Microelectronics. “We chose the unified custom/analog flow from Cadence because we felt it was the best connected and most streamlined methodology. Teaming with an EDA leader not only gives us state-of-the-art tooling but gives us access to expert knowledge in the field, which are essential elements in support of our continued growth.” 

The unified custom/analog flow offers enhancements including in-design DFM capabilities integrated within the Virtuoso environment that automatically locate and fix potential DFM violations concurrently during the design process, enabling design teams to confidently address manufacturing variability. Another significant element of the flow is the introduction of the new Cadence® Virtuoso Power System. The Virtuoso Power System provides an integrated, comprehensive, and signoff-accurate way to manage power and signal integrity issues in-design – including IR drop and electromigration caused issues such as shorts and hotspots. And parasitic-aware design features provide early exploration of implementation effects—such as interconnect and device parasitics, electromigration and IR drop, well proximity effects, and litho-induced variability—thus limiting costly late-stage iterations. 

Critical new editing, estimation, and automation features help deliver unified intent, abstraction and convergence throughout the flow, essential for optimal Silicon Realization. Such new capabilities in the Virtuoso v6.1 environment enable even greater layout productivity, enhanced data-sharing around the globe, and seamless technology integration. 

A new waveform viewer—tuned for handling large transient simulation databases—eliminates the need for design teams to buy and integrate a similar third-party tool. Other enhancements include automated constraint checking; a new design-rule editing engine designed to handle the complexity of advanced node rule sets; and an interactive short locator that guides the designer through a find-and-fix process for difficult layout-versus-schematic errors. 

Finally, the Virtuoso Accelerated Parallel Simulator’s new distributed SPICE capabilities extend designers’ productivity for realizing design intent from specification within the Virtuoso Analog Design Environment to foundry-qualified SPICE models by harnessing the power of the latest hardware available at our customers. 

“A unified custom/analog flow enables our customers to achieve a faster path to silicon success than patching together point tools,” said David Desharnais, group director, product management at Cadence. “With the bold enhancements we’ve made to our Virtuoso flow, users can expect the utmost in productivity and predictability for their complex custom, analog and mixed-signal designs.” 

The unified custom/analog flow, available immediately, embodies the tenets of the EDA360 vision and delivers on the unique Cadence end-to-end approach to Silicon Realization through pervasive design intent, abstraction and convergence. 

The flow brings a truly holistic approach to analog, custom digital, RF, silicon/package co-design, and mixed-signal design, implementation and verification. Key elements of unique intent, abstraction, and convergence in the flow include: 

Intent

  • Built-in publishing and design checking software facilitates maintaining design intent in a globalized work force

  • Support of the Common Power Format ensures design intent is maintained across analog/digital domains

Abstraction

  • Analysis of pre-extraction parasitics helps model the potentially detrimental parasitic effects and guards against them

  • Simultaneous top down and bottom up full-custom floorplanning enabling advanced high altitude visualization and increasing custom layout productivity

  • Use of fully integrated VerilogA, VerilogAMS and Wreal models for mixed-signal simulation enabling higher performance at all levels of validation

Convergence

  • Uses signoff-proven engines within the Virtuoso environment, enabling a more efficient “correct-by-construction” design methodology that eliminates lengthy signoff iterations

  • New automation to enable automated and concurrent find-and-fix methodologies for LVS, DRC, and DFM optimization in-design

Virtuoso-based Silicon Realization custom/analog flow delivers significant productivity boosts, with customers consistently reporting gains of 25 to 30 percent over the use of point tools. The flow includes Virtuoso Schematic Editor, Virtuoso Analog Design Environment, Virtuoso Multi-Mode Simulation technologies, Virtuoso Layout Suite, Virtuoso Power System, and Virtuoso DFM. 

The enhancements to the Cadence custom/analog flow come on the heels of the Jan. 31 announcement of a unified digital flow.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Leave a Reply

featured blogs
Nov 12, 2024
The release of Matter 1.4 brings feature updates like long idle time, Matter-certified HRAP devices, improved ecosystem support, and new Matter device types....
Nov 13, 2024
Implementing the classic 'hand coming out of bowl' when you can see there's no one under the table is very tempting'¦...

featured video

Introducing FPGAi – Innovations Unlocked by AI-enabled FPGAs

Sponsored by Intel

Altera Innovators Day presentation by Ilya Ganusov showing the advantages of FPGAs for implementing AI-based Systems. See additional videos on AI and other Altera Innovators Day in Altera’s YouTube channel playlists.

Learn more about FPGAs for Artificial Intelligence here

featured paper

Quantized Neural Networks for FPGA Inference

Sponsored by Intel

Implementing a low precision network in FPGA hardware for efficient inferencing provides numerous advantages when it comes to meeting demanding specifications. The increased flexibility allows optimization of throughput, overall power consumption, resource usage, device size, TOPs/watt, and deterministic latency. These are important benefits where scaling and efficiency are inherent requirements of the application.

Click to read more

featured chalk talk

Shift Left with Calibre
In this episode of Chalk Talk, Amelia Dalton and David Abercrombie from Siemens investigate the details of Calibre’s shift-left strategy. They take a closer look at how the tools and techniques in this design tool suite can help reduce signoff iterations and time to tapeout while also increasing design quality.
Nov 27, 2023
59,563 views