industry news
Subscribe Now

Mentor Graphics Transforms SoC Integration and Functional Verification with Next Generation Questa Platform

WILSONVILLE, Ore., March 1, 2011—Mentor Graphics Corp. (NASDAQ: MENT) today announced that it has embarked on a corporate-wide strategy aimed at transforming the integration and functional verification of complex System on Chip (SoC) designs. The strategy targets both near-term and long-range challenges with a blend of tools and methodologies that span the efforts of conventional ESL and RTL functions.  

In the initial phase of the strategy, the Questa® verification platform has been expanded into three simulation platforms – Questa Core, Questa Prime and Questa Ultra. The new flagship product, Questa Ultra, delivers an unprecedented 10X improvement in time to coverage. Integrating simulation with intelligent testbench automation, Questa Ultra eliminates redundancy in randomized testbenches—dramatically reducing the amount of time and workstation resources required to hit coverage targets. 

 “Mentor is committed to the goal of bringing transformation and measurable change to the design and verification of complex SoCs. Our ongoing work in testbench automation, advanced verification methodologies and integrated approaches to debug and verification management has turned into state-of-the art products,” said John Lenyo, general manager of the Design Verification Technology division of Mentor Graphics. “With the new Questa verification platform, we’ve delivered a major leap forward in verification productivity.” 

Three Solutions to Match Designers’ Needs

The Questa Core product is targeted at designers who need high-performance simulation and access to assertion-based verification. The Questa Core version provides support for standard RTL languages along with SystemVerilog assertions and PSL assertions, advanced code coverage and integrated debug.  

The Questa Prime product includes all the functionality of the Questa Core version and adds support for functional coverage, full OVM/UVM and SystemVerilog support for testbench creation and implementation as well as full verification management capabilities.  

The Questa Ultra product further extends the Questa Prime version to include UPF support for power aware simulation and verification, along with integrated intelligent testbench automation. 

Platform Functions Add to Efficiency and Productivity

The Questa verification platform includes a robust set of technologies that enhance flow development and data analysis. The Questa platform’s industry-leading Unified Coverage Database (UCDB) now centralizes the data collection for all the Questa platform technologies including simulation, formal and CDC. The Questa platform’s Verification Management feature delivers analysis and reports on all aspects of the verification process. Using Verification Management capabilities, designers can find bugs faster, analyze coverage to reduce regression times, optimize the execution of their simulation farms and more.  

Integration with Virtual Prototyping and Acceleration

The Questa verification platform also works seamlessly with the rest of the Mentor® SoC solutions. The Vista virtual prototyping solution can be used to generate TLM models that easily run in the Questa environment. And the Veloce® Testbench Express solution enables designers to write testbenches that can run unchanged in a Questa simulator and Veloce emulator. 

About Mentor Graphics

Mentor Graphics Corporation (NASDAQ: MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world’s most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues over the last 12 months of about $915 million. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/

Leave a Reply

featured blogs
Nov 12, 2024
The release of Matter 1.4 brings feature updates like long idle time, Matter-certified HRAP devices, improved ecosystem support, and new Matter device types....
Nov 13, 2024
Implementing the classic 'hand coming out of bowl' when you can see there's no one under the table is very tempting'¦...

featured video

Introducing FPGAi – Innovations Unlocked by AI-enabled FPGAs

Sponsored by Intel

Altera Innovators Day presentation by Ilya Ganusov showing the advantages of FPGAs for implementing AI-based Systems. See additional videos on AI and other Altera Innovators Day in Altera’s YouTube channel playlists.

Learn more about FPGAs for Artificial Intelligence here

featured paper

Quantized Neural Networks for FPGA Inference

Sponsored by Intel

Implementing a low precision network in FPGA hardware for efficient inferencing provides numerous advantages when it comes to meeting demanding specifications. The increased flexibility allows optimization of throughput, overall power consumption, resource usage, device size, TOPs/watt, and deterministic latency. These are important benefits where scaling and efficiency are inherent requirements of the application.

Click to read more

featured chalk talk

Versatile S32G3 Processors for Automotive and Beyond
In this episode of Chalk Talk, Amelia Dalton and Brian Carlson from NXP investigate NXP’s S32G3 vehicle network processors that combine ASIL D safety, hardware security, high-performance real-time and application processing and network acceleration. They explore how these processors support many vehicle needs simultaneously, the specific benefits they bring to autonomous drive and ADAS applications, and how you can get started developing with these processors today.
Jul 24, 2024
91,792 views