Technical Paper

How Google and Intel use Calibre DesignEnhancer to reduce IR drop and improve reliability

An IC layout with vias highlighted in different colors. The blue vias were placed by the floorplanning tool; the additional red vias were added by Calibre DesignEnhancer to enhance the power delivery network and reduce IR drop in the design.

In the fast-paced world of semiconductor design, achieving both Design Rule Check (DRC) clean layouts and optimal electrical performance is crucial for minimizing design iterations, reducing time-to-market and ensuring product reliability. This paper explores how the Calibre DesignEnhancer (DE) analysis-based, signoff-quality EMIR solution helps design teams meet these challenges by enhancing power integrity and reducing IR drop. Calibre DE improves design reliability and manufacturability across multiple foundry technologies, reduces support costs and increases usability for foundries, CAD teams, and designers.

This paper demonstrates that by leveraging the power of Calibre DE, companies like Intel and Google can streamline their design processes, enhance power integrity, and ultimately achieve superior IC designs, faster and with greater reliability.

What you’ll learn:

  • How Calibre DesignEnhancer's deep understanding of design rules enables maximizing via insertion while maintaining DRC compliance, leading to improved power delivery and reduced IR drop.
  • Examples of how Intel and Google used Calibre DesignEnhancer to enhance their design flows, boost power integrity, and achieve superior IC designs faster.
  • The importance of a flexible, foundry-independent solution that integrates seamlessly into existing design environments to streamline the layout optimization process.
  • How Calibre DesignEnhancer's correct-by-construction approach ensures layout modifications improve both design performance and time-to-market without sacrificing DRC compliance.

Who should read this:

  • IC designers
  • CAD engineers and engineering managers
  • Power integrity and reliability engineers

Share

Access as a guest

or sign in to your Siemens account

Related resources

Calibre DesignEnhancer design-stage layout modification improves power management faster and earlier
Technical Paper

Calibre DesignEnhancer design-stage layout modification improves power management faster and earlier

Power is a key requirement in every IC design. The Calibre DesignEnhancer tool provides design-stage layout optimizations to help design teams achieve effective power management faster, and with Calibre confidence.

Calibre DesignEnhancer Via kit migration utility ensures accurate, timely updates
Technical Paper

Calibre DesignEnhancer Via kit migration utility ensures accurate, timely updates

The Calibre DesignEnhancer Via kit migration utility provides a significant time savings when updating Via kits for new design rules or process nodes, while ensuring the changes maintain DRC-clean via insertions.

ST: Using Calibre DesignEnhancer Via to improve design quality and reduce support cost
Video

ST: Using Calibre DesignEnhancer Via to improve design quality and reduce support cost

See how Calibre DesignEnhancer provides “DRC-clean” results and uses the Calibre platform to maximize the insertion rate. These factors have enabled ST to reduce product design cycle time and the work cost.