industry news
Subscribe Now

Cadence Announces General Availability of Tensilica Xtensa LX7 Processor Architecture, Increasing Floating-Point Scalability to 2 to 64 FLOPS/Cycle

SAN JOSE, Calif., September 27, 2016?Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced general availability of the 12th generation Tensilica® Xtensa® base processor architecture. The Xtensa LX7 architecture makes new technologies available for customization by Xtensa customers and increases floating-point choices from 2 to 64 FLOPS/cycle, meeting the growing need for precision and portability in today?s demanding DSP (digital signal processing) applications. The Xtensa LX7 architecture includes easy-to-use click-box options for the Tensilica Vision P6 DSP for image and convolutional neural network (CNN) processing, the Tensilica Fusion G3 DSP for multi-purpose fixed- and floating-point applications, and enhancements for the industry-leading ConnX BBE DSPs for baseband and radar applications with optional vector floating-point units. 

The Xtensa LX7 release eases system-on-chip (SoC) design challenges with numerous architectural enhancements such as broader support for the AXI protocol and a new integrated DMA controller option, simplifying the integration of Xtensa DSP specialized offload engines with general-purpose application processors and GPUs and the associated complex interconnect fabrics. The new Xtensa LX7 processor is available now. For more information, visit www.cadence.com/go/lx7.

The Xtensa LX7 release also provides new tools, including a new hardware floating-point application binary interface (ABI) for increased floating-point C/C++ performance, as well as compiler and C library enhancements to add C99 complex float support. 

Additional memory protection choices include: 

– Support for ACE-Lite to facilitate I/O coherence in heterogeneous mulit-processor designs 

– Error-correcting code (ECC) on AXI interface to detect and correct bit errors in system memory 

– Security to indicate the privilege and security level of the bus transaction

– Exclusive access for data integrity, preventing shared memory overwrite issues

– New automatically generated integrated DMA (iDMA) controller internal to the Xtensa processor to offload memory-to-memory data transfer operations from the processor and hide system bus latency. Includes a software library for ease-of-programming. 

– New fine-grained memory protection unit (MPU) with programmable region sizes and access protections

?The Tensilica Xtensa LX7 architecture has made significant improvements to its floating point scalability to address evolving challenges with various applications, truly making it one of the most configurable processors in the market,? said Steve Roddy, senior group director of Tensilica IP at Cadence. ?Cadence continues its history of innovation by providing one of the most popular licensable processor architectures, which our customers use to create world-class products spanning from sensors to LTE modems to augmented reality devices. ? 

?Many customers are looking for high-performance, power-efficient DSPs or deeply embedded controllers with accompanying tools and ecosystem support,? said Linley Gwennap, principal analyst of The Linley Group. ?Cadence?s new Xtensa LX7 architecture meets these needs and is well-suited for emerging applications that demand more floating-point performance.?

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today?s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available athttp://www.cadence.com.

Leave a Reply

featured blogs
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....
Apr 18, 2024
Analog Behavioral Modeling involves creating models that mimic a desired external circuit behavior at a block level rather than simply reproducing individual transistor characteristics. One of the significant benefits of using models is that they reduce the simulation time. V...

featured video

MaxLinear Integrates Analog & Digital Design in One Chip with Cadence 3D Solvers

Sponsored by Cadence Design Systems

MaxLinear has the unique capability of integrating analog and digital design on the same chip. Because of this, the team developed some interesting technology in the communication space. In the optical infrastructure domain, they created the first fully integrated 5nm CMOS PAM4 DSP. All their products solve critical communication and high-frequency analysis challenges.

Learn more about how MaxLinear is using Cadence’s Clarity 3D Solver and EMX Planar 3D Solver in their design process.

featured chalk talk

Switch to Simple with Klippon Relay
In this episode of Chalk Talk, Amelia Dalton and Lars Hohmeier from Weidmüller explore the what, where, and how of Weidmüller's extensive portfolio of Klippon relays. They investigate the pros and cons of mechanical relays, the benefits that the Klippon universal range of relays brings to the table, and how Weidmüller's digital selection guide can help you choose the best relay solution for your next design.
Sep 26, 2023
25,888 views