industry news
Subscribe Now

Synopsys Expands IP Accelerated Initiative with New DesignWare IP Prototyping Kits for 10 Interface Protocols

MOUNTAIN VIEW, Calif., Nov. 19, 2014 /PRNewswire/ — 

Highlights:

  • DesignWare IP Prototyping Kits, part of Synopsys’ IP Accelerated initiative, provide the essential hardware and software elements needed to reduce IP prototyping and integration effort by up to six weeks
  • Proven, out-of-the-box reference designs with Linux OS and reference drivers enable designers to start implementing and validating specific IP configurations in an SoC context
  • Now available for DesignWare USB 3.0, SSIC, PCI Express 3.0 and 2.0, MIPI CSI?2, HDMI 2.0, JEDEC UFS and DDR Memory Controller IP

Synopsys, Inc. (Nasdaq:SNPS), a global leader providing software, IP and services used to accelerate innovation in chips and electronic systems, today expanded its IP Accelerated initiative with new DesignWare® IP Prototyping Kits for 10 interface protocols, including USB 3.0, SSIC, PCI Express 2.0, PCI Express 3.0, DDR3, LPDDR3, LPDDR2, MIPI CSI-2, HDMI 2.0 and JEDEC UFS. DesignWare IP Prototyping Kits provide the essential hardware and software elements needed to reduce IP prototyping and integration effort by up to six weeks. With the IP Prototyping Kits, hardware designers have a proven reference design that can be easily modified to explore design tradeoffs and validate a specific configuration of the IP, and software developers have a proven target for early software bring-up, debug and test.

“The DesignWare IP Prototyping Kit for USB 3.0, along with its proven reference design, helps accelerate our early driver and software development and enable us to start FPGA validation up to six weeks earlier,” said Jay Liang, CTO and vice president of engineering at NationZ. “In addition, the IP Prototyping Kit improves our SoC’s overall quality by helping us quickly validate the hardware and software design in numerous real-world scenarios.”

With the increase in SoC hardware and software complexity, companies need more from their IP providers to help meet their time-to-market schedules. To help address designers’ growing SoC design and integration challenges, DesignWare IP Prototyping Kits provide proven reference designs that enable designers to start implementing the IP in an SoC context in minutes. The kits include a Synopsys HAPS®-DX FPGA-based prototyping system with pre-configured IP and SoC integration logic, a PHY daughter board, simulation testbench, reference drivers and application examples. The kits include either a host PC connection running the target operating system such as Windows®, Linux®, or others, or a DesignWare ARC® processor-based 32-bit software development platform running Linux. Designers can modify the standard IP configuration for their target application through a fast iteration flow consisting of Synopsys’ coreConsultant IP configuration tool, Synopsys’ ProtoCompiler DX development and debug tool, and compilation scripts.

“As semiconductor companies face significant time-to-market pressures, increasing software content and more complex SoCs, they expect more from their IP providers to help them achieve their design goals,” said John Koeter, vice president of marketing for IP and prototyping at Synopsys. “With the DesignWare IP Prototyping Kits, designers can achieve faster time to first prototype, easier IP integration and earlier software development, all of which help them accelerate their time-to-market.”

Availability

The DesignWare IP Prototyping Kits for USB 3.0, SSIC, PCI Express 2.0, PCI Express 3.0, DDR3, LPDDR3, LPDDR2, MIPI CSI-2, HDMI 2.0, and JEDEC UFS protocols are available now.

About DesignWare IP

Synopsys is a leading provider of high-quality, silicon-proven IP solutions for SoC designs. The broad DesignWare IP portfolio includes logic libraries, embedded memories, analog IP, complete interface IP solutions consisting of controller, PHY and next-generation verification IP, embedded processors and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys’ IP Accelerated initiative offers IP prototyping kits, IP software development kits and customized IP subsystems. Synopsys’ extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market. For more information on DesignWare IP, visithttp://www.synopsys.com/designware.

About Synopsys

Synopsys, Inc. (Nasdaq:SNPS) accelerates innovation in the global electronics market. As a leader in electronic design automation (EDA) and semiconductor IP, Synopsys delivers software, IP and services to help engineers address their design, verification, system and manufacturing challenges. Since 1986, engineers around the world have been using Synopsys technology to design and create billions of chips and systems. Learn more athttp://www.synopsys.com.

Leave a Reply

featured blogs
Apr 19, 2024
In today's rapidly evolving digital landscape, staying at the cutting edge is crucial to success. For MaxLinear, bridging the gap between firmware and hardware development has been pivotal. All of the company's products solve critical communication and high-frequency analysis...
Apr 18, 2024
Are you ready for a revolution in robotic technology (as opposed to a robotic revolution, of course)?...
Apr 18, 2024
See how Cisco accelerates library characterization and chip design with our cloud EDA tools, scaling access to SoC validation solutions and compute services.The post Cisco Accelerates Project Schedule by 66% Using Synopsys Cloud appeared first on Chip Design....

featured video

How MediaTek Optimizes SI Design with Cadence Optimality Explorer and Clarity 3D Solver

Sponsored by Cadence Design Systems

In the era of 5G/6G communication, signal integrity (SI) design considerations are important in high-speed interface design. MediaTek’s design process usually relies on human intuition, but with Cadence’s Optimality Intelligent System Explorer and Clarity 3D Solver, they’ve increased design productivity by 75X. The Optimality Explorer’s AI technology not only improves productivity, but also provides helpful insights and answers.

Learn how MediaTek uses Cadence tools in SI design

featured chalk talk

BMP585: Robust Barometric Pressure Sensor
In this episode of Chalk Talk, Amelia Dalton and Dr. Thomas Block from Bosch Sensortec investigate the benefits of barometric pressure sensors for a variety of electronic designs. They examine how the ultra-low power consumption, excellent accuracy and suitability for use in harsh environments can make Bosch’s BMP585 barometric pressure sensors a great fit for your next design.
Oct 2, 2023
25,626 views